

Jean-Pierre Colinge Tyndall National Institute

## **Outline**

Types of SOI MOSFETs and their basic properties

SOI vs. bulk

Partially depleted MOSFET Fully depleted MOSFET

 Particularities of IC processing using SOI wafers

#### Latchup and junction capacitances





#### Junction capacitances



A: Bulk junction capacitance; B: SOI junction capacitance

Junction capacitance is 4 to 10 times smaller in SOI

## Single-event upset / Soft errors





Bulk

#### Partially Depleted and Fully Depleted SOI MOSFETs



| Source |                             | Gate            | Drain          |
|--------|-----------------------------|-----------------|----------------|
|        | N <sup>+</sup>              | P-type depleted | N <sup>+</sup> |
|        | Buried oxide                |                 |                |
|        | Si substrate<br>(back gate) |                 |                |

Partially depleted SOI MOSFET

Fully depleted SOI MOSFET

## **Outline**

Types of SOI MOSFETs and their basic properties

SOI vs. bulk
Partially depleted MOSFET
Fully depleted MOSFET

 Particularities of IC processing using SOI wafers

#### Partially Depleted SOI MOSFET: Couplings to the floating body



#### Partially Depleted SOI MOSFET: Kink EffectMechanism



#### Kink Effect Output Characteristics





Fig. 86. Characteristic curves of CMOS-SOS devices having 5.0-µm channel lengths and exhibiting two drain saturation regions.

A.C. Ipri AC (1981), "The properties of silicon-on-sapphire substrates, devices, and integrated circuits", Applied Solid-State Sciences, Supplement 2, Silicon Integrated Circuits, Part A, Ed. by. D. Kahng, Academic Press, pp. 253-395, 1981

Good: - increased drain current

Bad: - poor output conductance, low Early voltage

- impact ionization generates noise \*

<sup>\*</sup> Simoen E, Magnusson U, Rotondaro ALP. The kink-related excess low-frequency noise in silicon-on-insulator MOST's. IEEE Transactions on Electron Devices, vol.41, no.3, March 1994, pp.330-9

## Partially Depleted SOI MOSFET Drain Current Overshoot



#### History-Dependent Output Voltage

CMOS/SOS ring oscillator (1981)



A.C. Ipri AC (1981), "The properties of silicon-on-sapphire substrates, devices, and integrated circuits", Applied Solid-State Sciences, Supplement 2, Silicon Integrated Circuits, Part A, Ed. by. D. Kahng, Academic Press, pp. 253-395, 1981

#### Body Contact(s) – Body Ties Substrate contact For Partially Depleted Devices $\boxtimes$ Substrate contact Source Drain Source Substrate contact Substrate contact N<sup>+</sup> $N^{+}$ Gate - $\boxtimes$ $\boxtimes$ Gate N<sup>+</sup> Source Drain Drain Gate T gate H gate I gate



Contact resistance is not zero: some floating-body effects subsist.

N-channel transistor with source body ties

#### Floating Body increases Drain Current, and thus speed performance



#### Figure 6

Simulated impact of the floating body on critical path delay for various SOI technologies, and the  $I_{\rm OFF}$  for the corresponding technologies.

## **Outline**

Types of SOI MOSFETs and their basic properties

SOI vs. bulk
Partially depleted MOSFET
Fully depleted MOSFET

 Particularities of IC processing using SOI wafers

#### Basic MOSFET equations

•Triode 
$$I_D = \mu C_{ox} \frac{W}{L} \left[ (V_G - V_{TH}) V_D - \frac{1}{2} n V_D^2 \right]$$

•Saturation 
$$I_{Dsat} = \frac{1}{2n} \mu C_{ox} \frac{W}{L} (V_G - V_{TH})^2$$

•Subthreshold swing 
$$S = \frac{kT}{q} \ln{(10)}$$

•Reduced transconducance 
$$\frac{g_m}{I_D} = \sqrt{\frac{2\mu C_{ox}W/L}{nI_D}}$$

## Gate-to-channel coupling



Body factor: n = ...1.5... in Bulk; n = ...1.05... in FDSOI

#### Gate-to-channel coupling and Body factor



## Subthreshold slope



# Low-voltage speed advantage due to lowering V<sub>TH</sub>



Cycle time in bulk and FD SOI processors vs. supply voltage.

#### Threshold voltage control

- •In fully depleted SOI MOSFETs the threshold voltage is a function of silicon film thickness.
- •This caused problems of V<sub>TH</sub> control and reproducibility in early FDSOI; this is the main reason for today's use of PDSOI.
- •This is no longer a problem with modern SOI materials and  $\sigma V_{TH}$  < 10 mV, similar to bulk is now common place.

#### SOI MOSFETs

HP, 1985

silicon layer

buried oxide

silicon substrate

Lucent, circa 2000





#### SOI MOSFETs

OKI, 2001



M. Itoh, Y. Kawai, S. Ito, K. Yokomizo, Y. Katakura, Y. Fukuda, F. Ishikawa, Electrochemical Society Proceedings, Vol. 2001-3, p. 331, 2001

## SOI CMOS at IBM (Partially Depleted)



#### SOI CMOS at IBM



## SOI CMOS at AMD (Partially Depleted)

Product Application: AMD's Opteron X86-64





- 8th generation processor (SledgeHammer) w/ 1MB L2 Cache
- Working on 1<sup>st</sup> (SOI) silicon; > 100 million transistors
- ~180mm² on 130nm technology with Cu metallization and low k

## 高集積、多機能デバイスとして 姿が見えてきた3次元LSI

Cross sectional view

Courtesy of T.Nishimura et al., Mitsubishi Corp.

赤坂 洋一 三菱電機 LSI研究所 LSIプロセス開発第一部 参事

西村 正 申 主事

MIKKELELECTRONICS 1985, 10.7



元間定義センサ

## Layer transfer using bonding Techniques



SOI devices transferred onto 200 mm fused silica wafer



Bulk devices thinned down to 35 µm and transferred onto a plastic film

http://www.tracit-tech.com/transfer.html

## SOI chips

- All 64-bit processors made by AMD, IBM or Freescale
- The Playstation 3 and XBOX 360 processors (Sony/Toshiba/IBM)
- Countless new chips ranging from Swatch wristwatches, cell phones, audio amplifiers to low-energy light bulb ballasts









SOI wafer sales

 $\underline{http://soitec.com/en/finance/f\_info\_full06.htm}$ 

+53%

 Particularities of IC processing using SOI wafers

- Evaluation of SOI wafers
- SOI vs. bulk CMOS processing
- Process steps and processing issues specific to SOI

#### Thickness measurement/Reflectometry



Reflectivity of the SOI structure as a function of wavelength and silicon film thickness. The BOX thickness is 400 nm.

## Metrology issue: haze/particulate detection



Apparent particulate size depends on reflectivity!

C. Maleville, E. Nevret, L. Ecarnot, T. Barge, A.J. Auberton, Proceedings of the IEEE International SOI Conference, p. 19, 2001

C. Maleville, Electrochemical Society Proceedings Vol. 2003-05, p. 33, 2003

C. Maleville, C. Moulin, E. Neyret, Proceedings of the IEEE International SOI Conference, p. 194, 2002

#### Chemical decoration of defects

| Dash etch            | HF:HNO <sub>3</sub> :CH <sub>3</sub> COOH 1:3:10                                                                              |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Schimmel etch        | HF:1M CrO <sub>3</sub> 2:1                                                                                                    |  |
| Secco etch           | HF:0.15M K <sub>2</sub> Cr <sub>2</sub> O <sub>7</sub> 2:1                                                                    |  |
| Stirl etch           | HF:5M CrO <sub>3</sub> 1:1                                                                                                    |  |
| Wright etch          | 60ml HF:30 ml HNO <sub>3</sub> :30 ml 5M CrO <sub>3</sub> : 2 grams Cu(NO <sub>3</sub> ) <sub>2</sub> :60 ml H <sub>2</sub> O |  |
| Electrochemical etch | 5% wt HF                                                                                                                      |  |
| Iodine etch          | 2M KI:0.5M I <sub>2</sub> :2.5M HF:28.5M CH <sub>3</sub> OH:66.5M H <sub>2</sub> O                                            |  |

W.C. Dash, J. Appl. Phys, Vol. 27, p. 1993, 1956

D.G. Schimmel, J. Electrochem. Soc, Vol. 126, p. 479, 1979

F. Secco d'Aragona, J. Electrochem. Soc., Vol. 119, p. 948, 1972

E. Sirtl and A. Adler, Zeitung für Metallkunde, Vol. 52, p. 529, 1961

M. Wright Jenkins, J. Electrochem. Soc., Vol. 124, p. 757, 1977

T.R. Guilinger, M.J. Kelly, J.W. Medernach, S.S. Tsao, J.O. Steveson, and H.D.T. Jones, Proceedings of the IEEE SOS/SOI Technology Conference, p. 93, 1989

M.J. Kelly, T.R. Guilinger, J.W. Medernach, S.S. Tsao, H.D.T. Jones, and J.O. Steveson, Electrochemical Society Proceedings, Vol. 90-6, p. 120, 1990

K. Imamura, K. Daido, K. Mimegishi, H. Nakanishi, Japanese Journal of Applied Physics, Vol.16, suppl.1, p. 547, 1977

Y. Moriyasu, T. Morishita, M. Matsui, A. Yasujima, M. Ishida, Electrochemical Society Proceedings, Vol. 99-3, p. 137, 1999

#### Chemical decoration of defects

Problem: Si film may be too thin and is etched before defects are decorated.



Defect in thin SOI layer (A) revealed by Secco etch (B) followed by HF etch (C)

H. Moriceau, B. Aspar, M. Bruel, A.M. Cartier, C. Morales, A. Soubie, T. Barge, S. Bressot, C. Maleville, A.J. Auberton, Electrochemical Society Proceedings, Vol. 99-3, p. 173, 1999

#### Particularities of IC processing using SOI wafers

- Evaluation of SOI wafers
- SOI vs. bulk CMOS processing
- Process steps and processing issues specific to SOI

## **CMOS Processing**



Cross-section of
A: bulk CMOS inverter
B: partially depleted SOI CMOS inverter, and
C: fully depleted SOI CMOS inverter

## Particularities of IC processing using SOI wafers

- Evaluation of SOI wafers
- SOI vs. bulk CMOS processing
- Process steps and processing issues specific to SOI

#### Shallow Trench Isolation (STI)

Shallow trench isolation; A: lithography and nitride/pad oxide/silicon etch; B: growth of sidewall thermal oxide, C:CVD oxide deposition and CMP; D: nitride and pad oxide strip.





Silicon island bending caused by oxide liner growth → lower surface mobility for electrons

## Source and drain resistance



• S&D resistance become important as silicon film thickness is reduced.

 Solutions: elevated S&D full or partial S&D silicidation

metal (Schottky) S&D

#### Elevated source and drain



A. Vandooren, A. Barr, L. Mathew, T.R. White, S. Egley, D. Pham, M. Zavala, S. Samavedam, J. Schaeffer, J. Conner, B.Y. Nguyen, B.E. White, Jr., M.K. Orlowski, J. Mogab, IEEE Electron Device Letters, Vol. 24, no. 5, p. 342, 2003

S.S. Kim, T.H. Choe, H.S. Rhee, G.J. Bae, K.W. Lee, N.I. Lee, K. Fujihara, H.K. Kang, J.T. Moon, Proceedings of the IEEE International SOI Conference, p. 74, 2000 J.L. Egley, A. Vandooren, B. Winstead, E. Verret, B. White, B.Y. Nguyen, Electrochemical Society Proceedings, Vol. 2003-05, p. 307, 2003

### Silicided source and drain



Current flow path in a silicide junction. A: the silicide is thinner than the silicon film; B: the silicide reaches the BOX

T. Ichimori, N. Hirashita, 2000 IEEE International SOI Conference. Proceedings, p. 72, 2000

T. Ichimori, N. Hirashita, Japanese Journal of Applied Physics Part 1, Vol. 40, no. 4B, p. 2881, 2001

### Reduced antenna effect



Antenna effect during plasma etch step in bulk (A) and SOI (B)

# **Future Trends...**

## Moore's law



# **End of Roadmap**



# **Evolution of CMOS (I)**



# **Evolution of CMOS (II)**







"3 Gates"



Quantum
Silicon
Nanowire
CMOS



Carbon
Nanotube
CMOS

# TSMC's Nanowire FET (VLSI'04)



**Trigate** 

 $\Omega$  gate nanowire

Fu-Liang Yang, Di-Hong Lee, Hou-Yu Chen, Chang-Yun Chang, Sheng-Da Liu, Cheng-Chuan Huang, Tang-Xuan Chung, Hung-Wei Chen, Chien-Chao Huang, Yi-Hsuan Liu, Chung-Cheng Wu, Chi-Chun Chen, Shih-Chang Chen, Ying-Tsung Chen, Ying-Ho Chen, Chih-Jian Chen, Bor-Wen Chan, Peng-Fu Hsu, Jyu-Horng Shieh, Han-Jan Tao, Yee-Chia Yeo, Yiming Li, Jam-Wem Lee, Pu Chen, Mong-Song Liang, Chenming Hu, "5nm-gate nanowire FinFET", Symposium on VLSI Technology. Digest of Technical Papers, pp. 196-7, 2004

# Nanowire FET IEEE EDL 2006



"High-performance fully depleted silicon nanowire (diameter /spl les/ 5 nm) gate-all-around CMOS devices", Singh, N.; Agarwal, A.; Bera, L.K.; Liow, T.Y.; Yang, R.; Rustagi, S.C.; Tung, C.H.; Kumar, R.; Lo, G.Q.; Balasubramanian, N.; Kwong, D.-L., IEEE Electron Device Letters, Vol. 27, no. 5, pp. 383-386, 2006



# Nanowire FET **IEDM 2006**







lone after full process. (a) 3 nm, (b) 4 nm, (c) 5 nm, and (d) 6 nm.



Fig. 2 TEM micrographs of the channel cross-section showing 3 to 6 nm Fig. 3 I<sub>d</sub>-V<sub>g</sub> (top) and I<sub>d</sub>-V<sub>d</sub> (bottom) plots for Lg=350 nm. Current is hick SiNW surrounded by 4 nm oxide followed by poly silicon. TEM is normalized to diameter (3 nm). The channel body consists of thicker curved extension regions caused by the corner rounding in lithography on both sides of the 200 nm long nanowire (Fig. 1(a)).

#### Quantum effect



Fig14. Id-Vg plots with temp for a 6 nm diameter nanowire at V<sub>d</sub>=0.05V (linear region).



Fig15. Id-Vg plots with temp for a 6 nm diameter nanowire at 50K at different drain voltages.

Ultra-Narrow Silicon Nanowire Gate-All-Around CMOS Devices: Impact of